## Computer Architecture Tutorial 2

# Translation Hierarchy of a High-Level Program into Machine Code MIPS Instruction Set

Artem Burmyakov, Alexander Tormasov

September 30, 2021



# Machine Language

## Inside a Processor





# Machine Language

#### Inside a Processor





Format of a simple machine instruction (position matters): <Operation code> <Value A> <Value B> Sample machine instruction (in binary code):





Format of a simple machine instruction (position matters): <Operation code> <Value A> <Value B> Sample machine instruction (in binary code):



Δ

#### Inside a Processor Operation code, e.g.: Reg 1 0 – logical "OR"; 1 – logical "AND" Computation Reg k ALU result Argument A (0 or 1) Reg i Argument B (0 or 1) Reg j Input data arrives Output pin asynchronusly



#### Inside a Processor Operation code, e.g.: Reg 1 0 – logical "OR"; 1 – logical "AND" Computation Reg k ALU result Argument A (0 or 1) Reg i Argument B (0 or 1) Reg j Input data arrives Registers output Output pin asynchronusly data synchronously



Clock tells registers, when to release data

# Registers



- Each register has a name and number;
- Each register has a strictly defined purpose, e.g. for operation code

# Registers



- Each register has a name and number;
- Each register has a strictly defined purpose, e.g. for operation code

| Example for will 5 processor |           |                        |  |  |  |  |
|------------------------------|-----------|------------------------|--|--|--|--|
| Register Number              | Name      | Usage                  |  |  |  |  |
| \$0                          | \$zero    | constant               |  |  |  |  |
| \$1                          | \$at      | assembler temporary    |  |  |  |  |
| \$2-\$3                      | \$v0-\$v1 | function return values |  |  |  |  |
| \$4-\$7                      | \$a0-\$a3 | function arguments     |  |  |  |  |
| \$8-\$15                     | \$t0-\$t7 | temporaries            |  |  |  |  |
| \$16-\$23                    | \$s0-\$s7 | saved temporaries      |  |  |  |  |
| \$24-\$25                    | \$t8-\$t9 | more temporaries       |  |  |  |  |
| \$26-\$27                    | \$k0-\$k1 | reserved for OS kernel |  |  |  |  |
| \$28                         | \$gp      | global pointer         |  |  |  |  |
| \$29                         | \$sp      | stack pointer          |  |  |  |  |
| \$30                         | \$fp      | frame pointer          |  |  |  |  |
| \$31                         | \$ra      | return address         |  |  |  |  |

# Machine Language

#### Inside a Processor





Format of a simple machine instruction (position matters): < Operation code > < Value A > < Value B > Sample machine instruction (in binary code):



Instruction Set (IS) – the set of all instructions supported by a given processor

# Instruction Set Example: MIPS



\$s0-\$s7 \$t0-\$t9

Names of registers

•••

The reference is taken from:
David Patterson, John Hennessy;
Computer Organization and Design: The Hardware/Software Interface

#### MIPS assembly language

| Category        | Instruction                      | Example             | Meaning                                     | Comments                             |
|-----------------|----------------------------------|---------------------|---------------------------------------------|--------------------------------------|
|                 | add                              | add \$s1,\$s2,\$s3  | \$s1 = \$s2 + \$s3                          | Three register operands              |
| Arithmetic      | subtract                         | sub \$s1,\$s2,\$s3  | \$s1 = \$s2 - \$s3                          | Three register operands              |
| 711101110110    | add immediate                    | addi \$s1,\$s2,20   | \$s1 = \$s2 + <b>20</b>                     | Used to add constants                |
|                 | load word                        | lw \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Word from memory to register         |
|                 | store word                       | sw \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Word from register to memory         |
|                 | load half                        | lh \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register          |
|                 | load half unsigned               | 1hu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Halfword memory to register          |
|                 | store half                       | sh \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Halfword register to memory          |
| Data            | load byte                        | lb \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register         |
| transfer        | load byte unsigned               | 1bu \$s1,20(\$s2)   | \$s1 = Memory[\$s2 + 20]                    | Byte from memory to register         |
|                 | store byte                       | sb \$s1,20(\$s2)    | Memory[\$s2 + 20] = \$s1                    | Byte from register to memory         |
|                 | load linked word                 | 11 \$s1,20(\$s2)    | \$s1 = Memory[\$s2 + 20]                    | Load word as 1st half of atomic swap |
|                 | store condition. word            | sc \$s1,20(\$s2)    | Memory[\$s2+20]=\$s1;\$s1=0 or 1            | Store word as 2nd half of atomic swa |
|                 | load upper immed.                | lui \$s1,20         | \$s1 = 20 * 2 <sup>16</sup>                 | Loads constant in upper 16 bits      |
|                 | and                              |                     | \$s1 = \$s2 & \$s3                          | Three reg. operands; bit-by-bit AND  |
|                 | or                               |                     | \$s1 = \$s2   \$s3                          | Three reg. operands; bit-by-bit OR   |
|                 | nor                              | nor \$s1,\$s2,\$s3  | \$s1 = ~ (\$s2   \$s3)                      | Three reg. operands; bit-by-bit NOR  |
| Logical         | and immediate                    | andi \$s1,\$s2,20   | \$s1 = \$s2 & <b>20</b>                     | Bit-by-bit AND reg with constant     |
|                 | or immediate                     | ori \$s1,\$s2,20    | \$s1 = \$s2   <b>20</b>                     | Bit-by-bit OR reg with constant      |
|                 | shift left logical               | sll \$s1,\$s2,10    | \$s1 = \$s2 << <b>10</b>                    | Shift left by constant               |
|                 | shift right logical              | srl \$s1,\$s2,10    | \$s1 = \$s2 >> <b>10</b>                    | Shift right by constant              |
|                 | branch on equal                  | beq \$s1,\$s2,25    | if (\$s1 == \$s2) go to<br>PC + 4 + 100     | Equal test; PC-relative branch       |
|                 | branch on not equal              | bne \$s1,\$s2,25    | if (\$s1!= \$s2) go to<br>PC + 4 + 100      | Not equal test; PC-relative          |
| Conditional     | set on less than                 | slt \$s1,\$s2,\$s3  | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than; for beq, bne      |
| branch          | set on less than unsigned        | sltu \$s1,\$s2,\$s3 | if (\$s2 < \$s3) \$s1 = 1;<br>else \$s1 = 0 | Compare less than unsigned           |
|                 | set less than immediate          | slti \$s1,\$s2,20   | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant           |
|                 | set less than immediate unsigned | sltiu \$s1,\$s2,20  | if (\$s2 < 20) \$s1 = 1;<br>else \$s1 = 0   | Compare less than constant unsigned  |
|                 | jump                             | j 2500              | go to 10000                                 | Jump to target address               |
| Unconditional . | jump register                    | jr \$ra             | go to \$ra                                  | For switch, procedure return         |
| jump            | jump and link                    | jal 2500            | \$ra = PC + 4; go to 10000                  | For procedure call                   |









## Variations of a Translation Hierarchy



C program instruction to be translated:

$$f = (g + h) - (i - 7)$$

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

$$$s0$$
  $$s1$   $$s2$   $$s3$   $f = (g + h) - (i - 7)$ 

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

$$$$s0$$
  $$$s1$   $$$s2$   $$$s3$   $$$f = (g + h) - (i - 7)$   $$$t0$ 

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

\$s0 \$s1 \$s2 \$s3  

$$f = (g + h) - (i - 7)$$
  
\$t0 \$t1

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

\$s0 \$s1 \$s2 \$s3

$$f = (g + h) - (i - 7)$$

\$t0 = \$\frac{\$\pmathbf{t}0}{\$\pmathbf{t}} + \$\pmathbf{s}2 \$\pmathbf{t}1\pmathbf{\pmathbf{t}}1\pmathbf{s}3 + (-7)

\$s0 = \$\pmathbf{t}0 - \$\pmathbf{t}1\$

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

\$s0 \$s1 \$s2 \$s3  

$$f = (g + h) - (i - 7)$$
  
\$t0 = \$s1 + \$s2 \$t1 = \$s3 + (-7)  
\$s0 = \$t0 - \$t1

All MIPS instructions are 32 bit long in their binary representation; The difference is in the number of fields, their meaning, and sizes

All MIPS instructions are 32 bit long in their binary representation; The difference is in the number of fields, their meaning, and sizes



("register", or "regular")

32 bits (1 MIPS word, a total instruction length)

All MIPS instructions are 32 bit long in their binary representation; The difference is in the number of fields, their meaning, and sizes



All MIPS instructions are 32 bit long in their binary representation; The difference is in the number of fields, their meaning, and sizes



All MIPS instructions are 32 bit long in their binary representation; The difference is in the number of fields, their meaning, and sizes



All numbers are in a binary format, for a binary instruction representation

All MIPS instructions are 32 bit long in their binary representation; The difference is in the number of fields, their meaning, and sizes



All MIPS instructions are 32 bit long in their binary representation; The difference is in the number of fields, their meaning, and sizes



("register", or "regular")



2 input arguments: one is in a register with its number specified in "rs" field, while the second argument is constant, specified in the last field

All MIPS instructions are 32 bit long in their binary representation; The difference is in the number of fields, their meaning, and sizes



All MIPS instructions are 32 bit long in their binary representation; The difference is in the number of fields, their meaning, and sizes



Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### Step 4:

#### Convert MIPS instructions into decimal format:

(6 fields, R-type)

(3 fields, I-type)

(6 fields, R-type)

| opcode | rs | rt | rd                  | shamt | funct |
|--------|----|----|---------------------|-------|-------|
| opcode | rs | rt | constant or address |       |       |
| opcode | rs | rt | rd                  | shamt | funct |

#### Step 1:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### Step 4:

Convert MIPS instructions into decimal format:

|  | opcode | rs | rt | rd | shamt | funct | add | \$t0, | \$s1, | \$s2 |  |
|--|--------|----|----|----|-------|-------|-----|-------|-------|------|--|
|--|--------|----|----|----|-------|-------|-----|-------|-------|------|--|

#### Step 1:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### From MIPS processor specification:

| MIPS instruction | Opcode | Funct |
|------------------|--------|-------|
| add              | 0      | 32    |
| sub              | 0      | 34    |
| addi             | 8      | N/A   |

#### Step 4:

Convert MIPS instructions into decimal format:



#### Step 1:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### From MIPS processor specification:

| MIPS instruction | Opcode | Funct |
|------------------|--------|-------|
| add              | 0      | 32    |
| sub              | 0      | 34    |
| addi             | 8      | N/A   |

#### Step 4:

Convert MIPS instructions into decimal format:



Instruction "add" corresponds to opcode 0, and function code equal to 32

#### Step 1:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### From MIPS processor specification:

| MIPS instruction | Opcode | Funct |  |  |  |
|------------------|--------|-------|--|--|--|
| add              | 0      | 32    |  |  |  |
| sub              | 0      | 34    |  |  |  |
| addi             | 8      | N/A   |  |  |  |
|                  |        |       |  |  |  |

 I-type instructions do not have "funct" field, but differ in opcode values

All *R*-type instructions share opcode "0", but differ in function codes ("funct")

#### Step 4:

Convert MIPS instructions into decimal format:

| 0 | rs | rt | rd | shamt | 32 | add | \$t0, \$s1 | , \$s2 |
|---|----|----|----|-------|----|-----|------------|--------|
|---|----|----|----|-------|----|-----|------------|--------|

#### Step 1:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### Step 4:

Convert MIPS instructions into decimal format:



Place the numbers of registers \$s1 and \$s2 into fields "rs" and "rt", respectively; these numbers are taken from MIPS specification

#### Step 1:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### From MIPS processor specification:

| Register Name | Register Number |
|---------------|-----------------|
| \$t0          | 8               |
| \$t1          | 9               |
| \$s0          | 16              |
| \$s1          | 17              |
| \$s2          | 18              |
| \$s3          | 19              |

#### Step 4:

Convert MIPS instructions into decimal format:



Place the numbers of registers \$s1 and \$s2 into fields "rs" and "rt", respectively; these numbers are taken from MIPS specification

#### Step 1:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### From MIPS processor specification:

| Register Name | Register Number |
|---------------|-----------------|
| \$t0          | 8               |
| \$t1          | 9               |
| \$s0          | 16              |
| \$s1          | 17              |
| \$s2          | 18              |
| \$s3          | 19              |

#### Step 4:

Convert MIPS instructions into decimal format:



Registers \$s1 and \$s2 correspond to numbers 17 and 18, respectively

#### Step 1:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### From MIPS processor specification:

| Register Name | Register Number |
|---------------|-----------------|
| \$t0          | 8               |
| \$t1          | 9               |
| \$s0          | 16              |
| \$s1          | 17              |
| \$s2          | 18              |
| \$s3          | 19              |

#### Step 4:

Convert MIPS instructions into decimal format:



Registers \$s1 and \$s2 correspond to numbers 17 and 18, respectively

#### Step 1:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### From MIPS processor specification:

| Register Name | Register Number |
|---------------|-----------------|
| \$t0          | 8               |
| \$t1          | 9               |
| \$s0          | 16              |
| \$s1          | 17              |
| \$s2          | 18              |
| \$s3          | 19              |

#### Step 4:

Convert MIPS instructions into decimal format:

| 0 | 17 | 18 | rd | shamt | 32 | add | \$t0, \$s1, \$ | \$s2 |
|---|----|----|----|-------|----|-----|----------------|------|
|---|----|----|----|-------|----|-----|----------------|------|

#### Step 1:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### From MIPS processor specification:

| Register Name | Register Number |
|---------------|-----------------|
| \$t0          | 8               |
| \$t1          | 9               |
| \$s0          | 16              |
| \$s1          | 17              |
| \$s2          | 18              |
| \$s3          | 19              |

#### Step 4:

Convert MIPS instructions into decimal format:



Destination register \$t0 corresponds to number 8

#### Step 1:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### From MIPS processor specification:

| Register Name | Register Number |
|---------------|-----------------|
| \$t0          | 8               |
| \$t1          | 9               |
| \$s0          | 16              |
| \$s1          | 17              |
| \$s2          | 18              |
| \$s3          | 19              |

#### Step 4:

Convert MIPS instructions into decimal format:



Destination register \$t0 corresponds to number 8

#### Step 1:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### Step 4:

Convert MIPS instructions into decimal format:

| 0 |  | 17 | 18 | 8 | shamt | 32 | add | \$t0, \$s1, | \$s2 |
|---|--|----|----|---|-------|----|-----|-------------|------|
|---|--|----|----|---|-------|----|-----|-------------|------|

Whenever field "shamt" is unused, it is reset to 0

#### Step 1:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### Step 4:

Convert MIPS instructions into decimal format:

0 17 18 8 0 32 add \$t0, \$s1, \$s2

Whenever field "shamt" is unused, it is reset to 0

#### Step 1:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### Step 4:

Convert MIPS instructions into decimal format:

| 0      | 17 | 18 | 8   | 0          | 32     |
|--------|----|----|-----|------------|--------|
| opcode | rs | rt | con | stant or a | ddress |
| opcode | rs | rt | rd  | shamt      | funct  |

addi \$t1, \$s3, -7

sub \$s0, \$t0, \$t1

#### Step 1:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### From MIPS processor specification:

| Register Name | Register Number |
|---------------|-----------------|
| \$t0          | 8               |
| \$t1          | 9               |
| \$s0          | 16              |
| \$s1          | 17              |
| \$s2          | 18              |
| \$s3          | 19              |

| MIPS instruction | Opcode | Funct |
|------------------|--------|-------|
| add              | 0      | 32    |
| sub              | 0      | 34    |
| addi             | 8      | N/A   |

...

#### Step 4:

Convert MIPS instructions into decimal format:

| 0 | 17 | 18 | 8  | 0  | 32 |
|---|----|----|----|----|----|
| 8 | 19 | 9  |    | -7 |    |
| 0 | 8  | 9  | 16 | 0  | 34 |

add \$t0, \$s1, \$s2

addi \$t1, \$s3, -7

sub \$s0, \$t0, \$t1

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### Step 4:

Convert MIPS instructions into decimal format:

| 0 | 17 | 18 | 8  | 0  | 32 |
|---|----|----|----|----|----|
| 8 | 19 | 9  |    | -7 |    |
| 0 | 8  | 9  | 16 | 0  | 34 |

Program Translation: From C to MIPS Binary

\$s0 \$s1 \$s2 \$s3
$$f = (g + h) - (i - 7)$$
\$t0 \$t1

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### Step 4:

Convert MIPS instructions into decimal format:

| 0 | 17 | 18 | 8  | 0  | 32 |
|---|----|----|----|----|----|
| 8 | 19 | 9  |    | -7 |    |
| 0 | 8  | 9  | 16 | 0  | 34 |

## Program Translation: From C to MIPS Binary



#### Step 5:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

# \$s0 \$s1 \$s2 \$s3

Program Translation: From C to MIPS Binary

$$f = (g + h) - (i - 7)$$

$$5+0$$

$$5+1$$

#### Step 4:

Convert MIPS instructions into decimal format:

| 0 17 | 18 | 8 | 0 | 32 |
|------|----|---|---|----|
|------|----|---|---|----|

#### Step 5:



Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

#### Step 4:

Convert MIPS instructions into decimal format:

| 0 17 18 8 0 32 |
|----------------|
|----------------|

## Program Translation: From C to MIPS Binary



#### Step 5:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### Step 4:

Convert MIPS instructions into decimal format:

| 0 | 17 | 18 | 8 | 0 | 32 |
|---|----|----|---|---|----|
|---|----|----|---|---|----|

## Program Translation: From C to MIPS Binary



#### Step 5:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### Step 4:

Convert MIPS instructions into decimal format:

| 0 | 17 | 18 | 8  | 0  | 32 |
|---|----|----|----|----|----|
| 8 | 19 | 9  |    | -7 |    |
| 0 | 8  | 9  | 16 | 0  | 34 |

## Program Translation: From C to MIPS Binary



#### Step 5:

| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 |

#### Step 1:

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

## \$s0 \$s1 \$s2 \$s3 f = (g + h) - (i - 7)\$t0 \$t1

 $(-7)_{\text{decimal}} = (11111111111111001)_{\text{binary}}$ 

#### Step 4:

Convert MIPS instructions into decimal format:

| 0 | 17 | 18 | 8  | 0  | 32 |
|---|----|----|----|----|----|
| 8 | 19 | 9  |    | -7 |    |
| 0 | 8  | 9  | 16 | 0  | 34 |

#### Step 5:

| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 6 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 |

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

#### Step 4:

Convert MIPS instructions into decimal format:

| 0 | 17 | 18 | 8  | 8 0 |    |  |  |  |  |  |  |  |
|---|----|----|----|-----|----|--|--|--|--|--|--|--|
| 8 | 19 | 9  |    | -7  |    |  |  |  |  |  |  |  |
| 0 | 8  | 9  | 16 | 0   | 34 |  |  |  |  |  |  |  |

## Program Translation: From C to MIPS Binary



#### Step 5:

| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 |

Assign registers, e.g. \$s0,..., \$s3, to program variables f, g, h, and i, respectively

#### Step 2:

Assign temporary registers \$t0, \$t1 to hold temporary results

#### Step 3:

Convert the C instruction on the right into the following 3 MIPS instructions:

add \$t0, \$s1, \$s2 (R-type)

addi \$t1, \$s3, -7 (I-type)

sub \$s0, \$t0, \$t1 (R-type)

## Step 4:

Convert MIPS instructions into decimal format:

| 0 | 17 | 18 | 8  | 8 0 |    |  |  |  |  |  |  |  |
|---|----|----|----|-----|----|--|--|--|--|--|--|--|
| 8 | 19 | 9  |    | -7  |    |  |  |  |  |  |  |  |
| 0 | 8  | 9  | 16 | 0   | 34 |  |  |  |  |  |  |  |

## Program Translation: From C to MIPS Binary

\$s0 \$s1 \$s2 \$s3  

$$f = (g + h) - (i - 7)$$
  
\$t0 \$t1

#### Step 5:

| 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 |

## An Overview of a Program Execution Chain

